# Quantum Cost Optimization for Reversible Sequential Circuit Md. Selim Al Mamun Jatiya Kabi Kazi Nazrul Islam University Trishal, Mymensingh-2220, Bangladesh David Menville Pascack Valley High School New Jersey, United States of America Abstract—Reversible sequential circuits are going to be the significant memory blocks for the forthcoming computing devices for their ultra low power consumption. Therefore design of various types of latches has been considered a major objective for the researchers quite a long time. In this paper we proposed efficient design of reversible sequential circuits that are optimized in terms of quantum cost, delay and garbage outputs. For this we proposed a new 3\*3 reversible gate called SAM gate and we then design efficient sequential circuits using SAM gate along with some of the basic reversible logic gates. Keywords—Flip-flop; Garbage Output; Reversible Logic; Quantum Cost #### I. Introduction In recent years, reversible computing has emerged as a promising technology. The primary reason for this is the increasing demands for lower power devices. In the early 1960s R. Landauer [1] demonstrated that losing bits of information causes loss of energy. Information is lost when an input cannot be recovered from its output. In 1973 C. H. Bennett [2] showed that energy dissipation problem can be avoided if the circuits are built using reversible logic gates. Reversible logic has the feature to generate one to one correspondence between its input and output. As a result no information is lost and there is no loss of energy [3]. Although many researchers are working in this field, little work has been done in the area of sequential reversible logic. In the current literature on the design of reversible sequential circuits, the number of reversible gates is used as a major metric of optimization [4]. The number of reversible gates is not a good metric of optimization as reversible gates are of different type and have different quantum costs [5]. In this paper, we presented new designs of reversible sequential circuits that are efficient in terms of quantum cost, delay and the number of garbage outputs. This paper is organized as follows: Section 2 presents some basic definitions related to reversible logic. Section 3 describes some basic reversible logic gates and their quantum implementation. Section 4 introduces our proposed gate 'Selim Al Mamun' (SAM) gate. Section 5 describes the logic synthesis of sequential circuits and comparisons with other researchers. Finally this paper is concluded with the Section 6. #### II. BASIC DEFINITIONS In this section, some basic definitions related to reversible logic are presented. We formally define reversible gate, garbage output, delay in reversible circuit and quantum cost of reversible in reversible circuit. #### A. Reversible Gate A Reversible Gate is a k-input, k-output (denoted by k\*k) circuit that produces a unique output pattern for each possible input pattern [6]. If the input vector is Iv where $Iv = (I_{1,j}, I_{2,j}, I_{3,j}, \ldots, I_{k-l,j}, I_{k,j})$ and the output vector is Ov where $Ov = (O_{l,j}, O_{2,j}, O_{3,j}, \ldots, O_{k-l,j}, O_{k,j})$ , then according to the definition, for each particular vector $j, Iv \leftrightarrow Ov$ . ### B. Garbage Output Every gate output that is not used as input to other gates or as a primary output is garbage. Unwanted or unused outputs which are needed to maintain reversibility of a reversible gate (or circuit) are known as Garbage Outputs. The garbage output of Feynman gate [7] is shown in Fig. 1 with \*. #### C. Delay The delay of a logic circuit is the maximum number of gates in a path from any input line to any output line. The definition is based on two assumptions: (i) Each gate performs computation in one unit time and (ii) all inputs to the circuit are available before the computation begins. In this paper, we used the logical depth as measure of the delay proposed by Mohammadi and Eshghi [8]. The delay of each 1x1 gate and 2x2 reversible gate is taken as unit delay 1. Any 3x3 reversible gate can be designed from 1x1 reversible gates and 2x2 reversible gates, such as CNOT gate, Controlled-V and Controlled-V<sup>+</sup> gates (V is a square-root-of NOT gate and V<sup>+</sup> is its hermitian). Thus, the delay of a 3x3 reversible gate can be computed by calculating its logical depth when it is designed from smaller 1x1 and 2x2 reversible gates. # D. Quantum Cost The quantum cost of a reversible gate is the number of 1x1 and 2x2 reversible gates or quantum gates required in its design. The quantum costs of all reversible 1x1 and 2x2 gates are taken as unity [9]. Since every reversible gate is a combination of $1 \times 1$ or $2 \times 2$ quantum gate, therefore the quantum cost of a reversible gate can be calculated by counting the numbers of NOT, Controlled-V, Controlled-V $^+$ and CNOT gates used. # III. QUANTUM ANALYSIS OF DIFFERENT REVERSIBLE GATES Every reversible gate can be calculated in terms of quantum cost and hence the reversible circuits can be measured in terms of quantum cost. Reducing the quantum cost from reversible circuit is always a challenging one and works are still going on in this area. This section describes some popular reversible gates and quantum equivalent diagram of each reversible gate. # A. Feynman Gate Let $I_{\nu}$ and $O_{\nu}$ are input and output vector of a 2\*2 Feynman gate where $I_{\nu}$ and $O_{\nu}$ are defined as follows: $I_{\nu} = (A, B)$ and $O_{\nu} = (P = A, Q = A \oplus B)$ . The quantum cost of Feynman gate is 1. The block diagram and equivalent quantum representation for a 2\*2 Feynman gate are shown in Fig. 1. Fig. 1. (a) Block diagram of 2x2 Feynman gate and (b) Equivalent quantum representation # B. Double Feynman Gate Let $I_{\nu}$ and $O_{\nu}$ are input and output vector of a 3\*3 Double Feynman gate (DFG) where $I_{\nu}$ and $O_{\nu}$ are defined as follows: $I_{\nu} = (A, B, C)$ and $O_{\nu} = (P = A, Q = A \oplus B, R = A \oplus C)$ . The quantum cost of Double Feynman gate is 2 [10]. The block diagram and equivalent quantum representation for 3\*3 Double Feynman gate are shown in Fig. 2. Fig. 2. (a) Block diagram of 3x3 Double Feynman gate and (b) Equivalent quantum representation. # C. Toffoli Gate The input vector, $I_{\nu}$ and output vector, $O_{\nu}$ for 3\*3 Toffoli gate (TG) [11] can be defined as follows: $I_{\nu} = (A, B, C)$ and $O_{\nu} = (P = A, Q = B, R = AB \oplus C)$ . The quantum cost of Toffoli gate is 5. The block diagram and equivalent quantum representation for 3\*3 Toffoli gate are shown in Fig. 3. Fig. 3. (a) Block diagram of 3\*3 Toffoli gate and (b) Equivalent quantum representation. #### D. Frekdin Gate The input vector, $I_{\nu}$ and output vector, $O_{\nu}$ for 3\*3 Fredkin gate (FRG) [12] can be defined as follows: $I_{\nu}=(A,\,B,\,C)$ and $O_{\nu}=(P=A,\,Q=\overline{A}B\oplus AC\,,\,R=\overline{A}C\oplus AB\,)$ . The quantum cost of Frekdin gate is 5. The block diagram and equivalent quantum representation for 3\*3 Fredkin gate are shown in Fig. 4. Fig. 4. (a) Block diagram of 3\*3 Frekdin gate and (b) Equivalent quantum representation #### E. Peres Gate The input vector, $I_{\nu}$ and output vector, $O_{\nu}$ for 3\*3 Peres gate (PG)[13] can be defined as follows: $I_{\nu} = (A, B, C)$ and $O_{\nu} = (P = A, Q = A \oplus B, R = AB \oplus C)$ . The quantum cost of Peres gate is 4. The block diagram and equivalent quantum representation for 3\*3 Peres gate are shown in Fig. 5. Fig. 5. Block diagram of 3\*3 Peres and (b) Equivalent quantum representation # IV. PROPOSED SAM GATE After The input vector, $I_v$ and output vector, $O_v$ for 3\*3 SAM Gate is defined as follows: $I_v = (A, B, C)$ and $O_v = (P = \overline{A}, Q = \overline{AB} \oplus A\overline{C}, R = \overline{AC} \oplus AB)$ . The block diagram of a 3\*3 SAM gate is shown in Fig. 6. Fig. 6. Block diagram of a 3\*3 SAM gate The truth table for a 3x3 SAM gate is shown in Table I. | TABLE I. TRUTH TABLE FOR 3*3 SAM GA | TABLE I. | TRUTH TABLE FOR | 3*3 SAM GAT | |-------------------------------------|----------|-----------------|-------------| |-------------------------------------|----------|-----------------|-------------| | A | В | С | $P = \bar{A}$ | $Q = \bar{A}B \oplus A\bar{C}$ | $R = \bar{AC} \oplus AB$ | |---|---|---|---------------|--------------------------------|--------------------------| | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 1 | 1 | 0 | 1 | | 0 | 1 | 0 | 1 | 1 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | 1 | 0 | | 1 | 0 | 1 | 0 | 0 | 0 | | 1 | 1 | 0 | 0 | 1 | 1 | | 1 | 1 | 1 | 0 | 0 | 1 | We can verify from the corresponding truth table of the SAM gate that the output and input vectors have one to one mapping between them which satisfies the condition of reversibility of a gate. We can see from Table I that the 8 different input and output vectors unique means they have one to one mapping them. So the proposed gate satisfies the condition of reversibility. The Equivalent quantum representation of the SAM gate and minimization of quantum cost are shown in Fig 7(a) through 7(d). The quantum cost of SAM gate is 4. Fig. 7. Quantum cost of proposed SAM gate. If we give 0 to $3^{rd}$ input then we get NOT of $1^{st}$ input in $1^{st}$ output, OR or $1^{st}$ and $2^{nd}$ inputs in $2^{nd}$ output and AND of $1^{st}$ and $2^{nd}$ inputs in $3^{rd}$ output. This operation is shown in Fig. 8. So this gate can be used as two input universal gate. Fig. 8. SAM gate as two input universal gate. # V. DESIGN AND SYNTHESIS OF REVERSIBLE SEQUENTIAL CIRCUITS In this section, we presented novel designs of reversible flip-flops that are optimized in terms of quantum cost, delay and garbage outputs. # A. The SR Flip-Flop For SR flip-flop we modified the Peres gate. The modified Peres gate is shown in figure 9. Fig. 9. (a) Block diagram of 3\*3 MPG and (b) Equivalent quantum representation The characteristic equation of SR flip-flop is Q = S + RQ. The SR flip-flop can be realized by a modified Peres gate (MPG). It can be mapped with the MPG by giving Q, R and S respectively in $1^{\rm st}$ , $2^{\rm nd}$ and $3^{\rm rd}$ inputs of the MPG. Fig. 10 shows the proposed design of SR flip-flop with Q and $\overline{Q}$ outputs. Fig. 10. Proposed design of SR flip-flop with $\,Q\,$ and $\,\overline{Q}\,$ outputs The proposed SR flip-flop with Q and Q outputs has quantum cost 5, delay 5 and has the bare minimum of 1 garbage bit. The proposed design of SR flip-flop achieves improvement ratios of 50% in terms of quantum cost, delay and garbage outputs compared to the design presented by Rice 2008 [14]. The improvement ratios compared to the design presented in Thapliyal et al.2010 [15] are 37%, 37% and 50% in terms quantum cost, delay and garbage outputs. The comparisons of our SR flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table II. TABLE II. Comparisons of different types of SR flip-flops with Q and $\overline{Q}$ Outputs | | Cost Comparison | | | |----------------------------|-----------------|-------|--------------------| | SR flip-flop design | Quantum<br>Cost | Delay | Garbage<br>Outputs | | Proposed | 5 | 5 | 1 | | Existing [14] | 10 | 10 | 2 | | Existing [15] | 8 | 8 | 2 | | Improvement(%) w.r.t. [14] | 50 | 50 | 50 | | Improvement(%) w.r.t. [15] | 37 | 37 | 50 | This SR flip-flop design does not have enable signal (clock) and hence is not gated in nature. We proposed a design of gated SR flip-flop that can be realized by one MPG gate, one SAM and one FG gate. Another FG is needed to copy and produce the complement of Q. So we used a DFG instead of two FGs. The proposed gated SR flip-flop is shown in Fig. 11. Fig. 11. Proposed design of gated SR flip-flop with $\,Q\,$ and $\,\overline{\!Q}\,$ outputs Proposed gated SR flip-flop with Q and Q outputs has quantum cost 10, delay 10 and has 2 garbage bits. The proposed design of gated SR flip-flop achieves improvement ratios of 41%, 41% and 33% in terms of quantum cost, delay and garbage outputs compared to the design presented in Thapliyal et al.2010 [15]. The comparisons of our gated SR flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table III. TABLE III. COMPARISONS OF DIFFERENT TYPES OF GATED SR FLIPFLOPS WITH Q AND $\stackrel{\frown}{O}$ OUTPUTS | | Cost Comparison | | | |--------------------------------|-----------------|-------|--------------------| | Gated SR flip-flop design | Quantum Cost | Delay | Garbage<br>Outputs | | Proposed | 11 | 11 | 2 | | Existing[15] | 17 | 17 | 3 | | Improvement in (%) w.r.t. [15] | 41 | 41 | 33 | Our proposed Master Slave SR flip-flop with only Q output is shown in Fig. 12. Fig. 12. Proposed Design of Master Slave SR flip-flop with only Q output The proposed master-slave SR flip-flop with only Q output has quantum cost 14, delay 14 and has 4 garbage bits. The proposed design of master slave SR flip-flop achieves improvement ratios of 36% and 36% in terms of quantum cost and delay compared to the design presented in Thapliyal et al. 2010[15]. The comparisons of our Master Slave SR flip-flop design with existing designs in literature are summarized in Table IV. TABLE IV. Comparisons of different types of Master Slave SR flip-flops with Only $\,Q\,$ Output | Master slave SR flip-flop | Cost Comparison | | | |--------------------------------|-----------------|-------|--------------------| | design | Quantum<br>Cost | Delay | Garbage<br>Outputs | | Proposed | 15 | 15 | 4 | | Existing[15] | 22 | 22 | 4 | | Improvement in (%) w.r.t. [15] | 36 | 36 | 0 | # B. The JK Flip-Flop The characteristic equation of a JK flip-flop is $Q = J\overline{Q} + Q\overline{K}$ . The JK flip-flop is realized by one SAM gate. It can be mapped with the SAM gate by giving Q, J and K to $1^{st}$ , $2^{nd}$ and $3^{rd}$ inputs to the SAM gate. The proposed JK flip-flop with Q and $\overline{Q}$ outputs is shown in Fig.13. Fig. 13. Proposed design of JK flip-flop with Q and Q outputs The proposed JK flip-flop with Q and $\overline{Q}$ outputs has quantum cost 5, delay 5 and has the bare minimum of 1 garbage bit. The proposed design of JK flip-flop achieves improvement ratios of 62%, 62% and 67% in terms of quantum cost, delay and garbage outputs compared to the design presented in Thapliyal et al. 2010[15]. The improvement ratios compared to the design presented in Lafifa Jamal et al. 2012[16] are 58%, 58% and 67% in terms quantum cost, delay and garbage outputs. The comparisons of our JK flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table V. TABLE V. Comparisons of different types of JK flip-flops with $Q \ {\rm and} \ \overline{O} \ {\rm Outputs}$ | | Cost Comparisons | | | | |--------------------------------|------------------|-------|--------------------|--| | JK flip-flop design | Quantum<br>Cost | Delay | Garbage<br>Outputs | | | Proposed | 5 | 5 | 1 | | | Existing[15] | 13 | 13 | 3 | | | Existing[16] | 12 | 12 | 3 | | | Improvement in (%) w.r.t. [15] | 62 | 62 | 67 | | | Improvement in (%) w.r.t. [16] | 58 | 58 | 67 | | The characteristic equation of gated JK flip-flop is $Q = \overline{CLKQ} + CLK(J\overline{Q} + Q\overline{K})$ . The gated JK flip-flop with Q and $\overline{Q}$ outputs is realized by two SAM gates and one DFG. The proposed gated JK flip-flop is shown in Fig.14. Fig. 14. Proposed Design of gated JK flip-flop with $\,Q\,$ and $\,Q\,$ outputs. The proposed gated JK flip-flop with Q and Q outputs has quantum cost 10, delay 10 and has 2 garbage bits. The proposed design of gated JK flip-flop achieves improvement ratios of 37%, 37% and 33% in terms of quantum cost, delay and garbage outputs compared to the design presented in Thapliyal and Vinod 2007[17]. The improvement ratios compared to the design presented in Thapliyal et al. 2010[15] are 23%, 23% and 33% in terms quantum cost, delay and garbage outputs. The comparisons of our gated JK flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table VI. TABLE VI. COMPARISONS OF DIFFERENT TYPES OF GATED JK FLIP-FLOPS WITH Q AND $\overline{Q}$ OUTPUTS | | Cost Comparisons | | | | |--------------------------------|------------------|-------|--------------------|--| | Gated JK flip-flop design | Quantum Cost | Delay | Garbage<br>Outputs | | | Proposed | 10 | 10 | 2 | | | Existing[17] | 16 | 16 | 3 | | | Existing[15] | 13 | 13 | 3 | | | Improvement in (%) w.r.t. [17] | 37 | 37 | 33 | | | Improvement in (%) w.r.t. [15] | 23 | 23 | 33 | | Our proposed Master Slave JK flip-flop with Q and $\overline{Q}$ outputs is shown in Fig.15. Fig. 15. Proposed Master Slave JK flip-flop with Q and $\overline{Q}$ outputs The proposed master-slave JK flip-flop with Q and $\overline{Q}$ outputs has quantum cost 15, delay 15 and has 4 garbage bits. The proposed design of master slave JK flip-flop achieves improvement ratios of 37% and 37% in terms of quantum cost and delay compared to the design presented in Thapliyal and Vonod 2007[17]. The improvement ratios compared to the design presented in Thapliyal et al. 2010[15] are 21% and 21% in terms quantum cost and delay. The comparisons of our master slave JK flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table VII. TABLE VII. Comparisons of different types of Master Slave JK flip-flops with $\overline{Q}$ and $\overline{Q}$ Outputs | Master slave JK flip-flop | Cost Comparisons | | | |--------------------------------|------------------|-------|--------------------| | design | Quantum<br>Cost | Delay | Garbage<br>Outputs | | Proposed | 15 | 15 | 4 | | Existing[17] | 24 | 23 | 5 | | Existing[15] | 19 | 19 | 4 | | Improvement in (%) w.r.t. [17] | 37 | 37 | 20 | | Improvement in (%) w.r.t. [15] | 21 | 21 | 0 | # C. The D Flip-Flop The characteristic equation of gated D flip-flop is $Q = \overline{CLK}.Q + CLK.D$ . The D flip-flop can be realized by one SAM gate and one DFG. It can be mapped with SAM gate by giving CLK, D and Q respectively in $1^{st}$ , $2^{nd}$ and $3^{rd}$ inputs of SAM gate. The Fig. 16 shows our proposed gated D flip-flop with with Q and $\overline{Q}$ outputs. Fig. 16. Proposed design gated D flip-flop with $\, Q \,$ and $\, Q \,$ outputs. The proposed gated D flip-flop with Q and Q outputs has quantum cost 6, delay 6 and has the bare minimum of 1 garbage bit. The proposed design of gated D flip-flop achieves improvement ratios of 14%, 14% and 50% in terms of quantum cost, delay and garbage outputs compared to the design presented in Thapliyal et al. 2010[15] and Lafifa Jamal et al. 2012[16]. The comparisons of our gated D flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table VIII. TABLE VIII. COMPARISONS OF DIFFERENT TYPES OF GATED D FLIP-FLOPS WITH Q AND $\overline{O}$ OUTPUTS | | Cost Comparisons | | | | |--------------------------------|------------------|-------|--------------------|--| | D flip-flop design | Quantum Cost | Delay | Garbage<br>Outputs | | | Proposed | 6 | 6 | 1 | | | Existing[15] | 7 | 7 | 2 | | | Existing[16] | 7 | 7 | 2 | | | Improvement in (%) w.r.t. [15] | 14 | 14 | 50 | | | Improvement in (%) w.r.t. [16] | 14 | 14 | 50 | | Our proposed Master Slave D flip-flop with Q and $\bar{Q}$ outputs is shown in Fig. 17. Fig. 17. Proposed design Master Slave D flip-flop with Q and $\overline{Q}$ outputs. The proposed master-slave D flip-flop with Q and $\overline{Q}$ outputs has quantum cost 11, delay 11 and has 3 garbage bits. The proposed design of master slave D flip-flop achieves improvement ratios of 21% and 21% in terms of quantum cost and delay compared to the design presented in Chuang et al. 2008[18]. The improvement ratios compared to the design presented in Thapliyal et al. 2010[15] is 21% and 21% in terms quantum cost and delay. The comparisons of our master slave D flip-flop (with Q and $\overline{Q}$ outputs) design with existing designs in literature are summarized in Table IX. TABLE IX. Comparisons of different types of Master Slave D flip-flops with Q and $\overline{Q}$ Outputs | Master Slave D flip-flop | Cost Comparisons | | | | |--------------------------------|------------------|-------|--------------------|--| | design | Quantum<br>Cost | Delay | Garbage<br>Outputs | | | Proposed | 11 | 11 | 3 | | | Existing[18] | 14 | 14 | 3 | | | Existing[15] | 13 | 13 | 3 | | | Improvement in (%) w.r.t. [17] | 21 | 21 | 0 | | | Improvement in (%) w.r.t. [15] | 15 | 15 | 0 | | #### VI. CONCLUSION Reversible latches are going to be the main memory block for the forthcoming quantum devices. In this paper we proposed optimized reversible D latch and JK latches with the help of proposed SAM gates. Appropriate algorithms and theorems are presented to clarify the proposed design and to establish its efficiency. We compared our design with existing ones in literature which claims our success in terms of number of gates, number of garbage outputs and delay. This optimization can contribute significantly in reversible logic community. # ACKNOWLEDGMENT The authors would like to thank the anonymous referees for their supports and constructive feedback, which helped significantly to improve technical quality of this paper. #### REFERENCES - Rolf Landauer, "Irreversibility and Heat Generation in the Computing Process", IBM Journal of Research and Development, vol. 5, pp. 183-191, 1961. - [2] Charles H.Bennett, "Logical Reversibility of computation", IBM Journal of Research and Development, vol. 17, no. 6, pp. 525-532, 1973. - [3] Perkowski, M., A.Al-Rabadi, P. Kerntopf, A. Buller, M. Chrzanowska-Jeske, A. Mishchenko, M. Azad Khan, A. Coppola, S. Yanushkevich, V. Shmerko and L. Jozwiak, "A general decomposition for reversible logic", Proc. RM'2001, Starkville, pp: 119-138, 2001 - [4] J.E Rice, "A New Look at Reversible Memory Elements", Proceedings International Symposium on Circuits and Systems(ISCAS) 2006, Kos, Greece, May 21-24, 2006, pp. 243-246. - [5] Dmitri Maslov and D. Michael Miller, "Comparison of the cost metrics for reversible and quantum logic synthesis", http://arxiv.org/abs/quantph/0511008, 2006 - [6] Md. Selim Al Mamun and Syed Monowar Hossain. "Design of Reversible Random Access Memory." International Journal of Computer Applications 56.15 (2012): 18-23. - [7] Richard P.Feynman, "Quantum mechanical computers," Foundations of Physics, vol. 16, no. 6, pp. 507-531, 1986. - [8] Mohammadi, M. and Mshghi, M. On figures ofmerit in reversible and quantumlogic designs, Quantum Inform. Process. 8, 4, 297–318, 2009. - [9] D. Michael Miller, Dmitri Maslov, GerhardW. Dueck, A Transformation Based Algorithm for Reversible Logic Synthesis, Annual ACM IEEE Design Automation Conference, Proceedings of the 40th annual Design Automation Conference, Anaheim, CA, USA Pages: 318 – 323. - [10] Perkowski, M., "A hierarchical approach to computer-aided design of quantum circuits", 6th International Symposium on Representations and Methodology of Future Computing Technology, 201-209, 2003. - [11] Tommaso Toffoli, "Reversible Computing," Automata, Languages and Programming, 7th Colloquium of Lecture Notes in Computer Science, vol. 85, pp. 632-644, 1980. - [12] Edward Fredkin and Tommaso Toffoli, "Conservative Logic," International Journal of Theoretical Physics, vol. 21, pp. 219-253, 1982. - [13] A. Peres, "Reversible Logic and Quantum Computers," Physical Review A, vol. 32, pp. 3266-3276, 1985. - [14] J. E. Rice, An introduction to reversible latches. The Computer journal, Vol. 51, No.6, 700–709. 2008. - [15] Himanshu Thapliyal and Nagarajan Ranganathan, Design of Reversible Sequential Circuits Optimizing Quantum Cost, Delay, and Garbage Outputs, ACMJournal onEmerging Technologies inComputer Systems, Vol. 6, No. 4, Article 14, Pub. date: December 2010. - [16] Lafifa Jamal, Farah Sharmin, Md. Abdul Mottalib and Hafiz Md. Hasan Babu, Design and Minimization of Reversible Circuits for a Data Acquisition and Storage System, International Journal of Engineering and Technology Volume 2 No. 1, January, 2012 - [17] H. Thapliyal and A. P. Vinod, "Design of reversible sequential elements with feasibility of transistor implementation" In Proc. the 2007 IEEE Intl. Symp. On Cir.and Sys., pages 625–628, New Orleans, USA, May 2007. - [18] M.-L. Chuang and C.-Y. Wang, "Synthesis of reversible sequential elements," ACM journal of Engineering Technologies in Computing Systems (JETC). Vol. 3, No.4, 1–19, 2008.